CS5120 VLSI System Design, Spring 2024

## VLSI System Design 超大型積體電路系統設計

黃稚存 Chih-Tsun Huang

cthuang@cs.nthu.edu.tw



#### Course Resources

- EECLASS 數位學習平台:
  - https://eeclass.nthu.edu.tw/course/18365
  - Announcements, lectures, assignments, forum and grading
  - Video recoding on YouTube
    - As a free service
    - Not an online course
  - Ask questions on the EECLASS forum
    - Course-related discussion ONLY on the forum, instead of private email
    - Personal questions to <nthucs5120@gmail.com>
  - It is your responsibility to check the announcements
- NTHUCAD workstations for EDA tools (to be announced)

聲明

 本課程之內容(包括但不限於教材、影片、圖片、檔案資料等), 僅供修課學生個人合理使用,非經授課教師同意,不得以任何 形式轉載、重製、散布、公開播送、出版或發行本影片內容 (例如將課程內容放置公開平台上,如 Facebook, Instagram, YouTube, Twitter, Google Drive, Dropbox 等等)。如有侵權行 為,需自負法律責任。

Lec00 CS5120 CT 2024

## Course Objectives

- This course covers modern perspectives on the digital VLSI system designs
  - The concept of system with hardware and software components, and their integration
  - Efficient hardware design and its methodology
  - Synthesis-based (cell-based) design flow
- Deep learning acceleration engine as a case study
  - Understanding essential deep learning operations
  - Exploiting design optimization of deep learning accelerators

CS5120 CT 2024

#### Course Outline

- Deep neural networks (DNNs)
  - Essential DNN components
  - Quantization
  - Dataflow
  - Tiling/mapping
  - Efficient hardware accelerators for DNNs
- Synthesis-based (cell-based) ASIC design flow
  - Verilog modeling
  - Synthesis flow
  - Debugging and design for testability
  - Automatic placement and routing
- System architectures and evaluations
  - Data communications and bandwidth
  - Memory subsystem
  - Architecture exploration and performance evaluation
  - Domain-specific architecture
  - System-on-Chip (SoC) platform

## Course Organization

- Lecture
  - Class Hours: T7T8R7R8
  - Classroom
    - Rm102, EECS Bldg.
    - \*323, EECS Bldg. (demo, hand-on labs) if necessary
- Homework assignments
  - DNN training, quantization, inference modeling (Python/C)
  - Accelerator engine design and synthesis (front-end design, Verilog)
  - SoC platform + accelerator engine (Python/C/Verilog)
  - Automatic placement and routing (back-end design)
- Final project

## Prerequisites

- EECS1010 Logic Design
- EECS2070 Logic Design Lab or CS2104 Hardware Design Lab
- CS4100/EE3450 Computer Architecture

- Basic understanding of logic design and computer architecture
- Basic Verilog, C/C++ and Python skills

# Back to the Lower Level: A Simple Verilog Example

```
module example (
  input wire clk,
  input wire rst_n,
 output reg [7:0] num
  wire [7:0] next_num;
  always @(posedge clk, negedge rst_n) begin
    if (rst_n == 0)
      num \langle = 0;
    else
      num <= next_num;</pre>
  end
  assign next_num = num + 1;
endmodule
```

## Finite-State Machine Example

```
parameter S0 = 2'b00;
parameter S1 = 2'b01;
                                   State Update
parameter S2 = 2'b10;
                                  (Sequential)
reg [2:0] state, next_state;
always @(posedge clock, negedge rst_n)
begin
  if (rst n == 1'b0)
    state <= S0;
  else
    state <= next state;</pre>
end
always @* begin
  next state = S0;
                                   State Transition
  case (state)
                                   (Combinational)
    S0: begin
      if (in == 1)
        next state = S1;
      else
        next_state = S0;
    end
```

```
S1: begin
      if (in == 1)
        next state = S1;
      else
        next state = S2;
    end
    S2: begin
      if (in == 1)
        next_state = S1;
      else
        next state = S0;
    end
  endcase // case end
end //always end
assign out = state == S2 ? 1 : 0;
                         Outputs (Combinational)
```

## Design Exercise:

### Top-level Block Diagram and Primary IOs



#### Design Exercise:

Finite-State Machine (Control Unit)



CS5120 CT 2024

Lec00

## Design Exercise: Timing Diagram



## Design Exercise: Example of Testbench

```
initial begin
    clk = 1;
   rst n = 1;
   #(cyc);
   \#(delay) rst_n = 0;
   \#(cyc*4) \text{ rst } n = 1;
   #(cyc*2);
                   start = 0;
   #(cyc) nop;
                   start = 1;
   #(cyc) load; data_in(8'd6, 8'd21);
   #(cyc) nop;
                          a = 8'd6;
   @(posedge done);
                            = 8'd21;
  [HW] apply more patterns to cover
// different conditions
   #(cyc) nop;
   #(cyc*8);
   $finish;
 end
```

```
// using tasks to improve the
// readability
  task nop;
    begin
      start = 0;
    end
  endtask
  task load;
    begin
      start = 1;
    end
  endtask
  task data in;
    input [7:0] data1, data2;
   begin
      a = data1;
      b = data2;
    end
  endtask
endmodule
```

## CT Verilog Series

- 00 Preface
- 01 Fundamental Concepts for Verilog HDL
- 02 My Very First Verilog Coding
- 03 Verilog Overview Part 1 Structural Modeling
- 04 Verilog Overview Part 2 Dataflow Modeling
- 05 Verilog Overview Part 3 Behavioral Modeling
- 06 Verilog Overview Part 4 Combinational Blocks
- 07 Verilog Overview Part 5 Sequential Blocks
- 08 Finite-State Machines
- 09 Design Example

## CT Verilog Series for Your Reference



| CT Verilog Series                                                                                                                                                  |   |            | 0   | : |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------|-----|---|
| 錄製這系列的 Verilog 教材是為了讓同學能參考複習。 <ul><li>若對這系列內容有任何問題,可在課堂上提出,我們會視同學反應,針對特別</li><li>對 Verilog 熟悉的同學也請很快複習過這系列,以便與我們對 Verilog 的認知問影片及教材之內容,限於同學個人使用,請勿轉載或散佈。</li></ul> |   |            |     |   |
| 1.                                                                                                                                                                 | - | 閱讀 > 5 分鐘  | 70% | : |
| 2.                                                                                                                                                                 | - | 閱讀 > 35 分鐘 | 74% | : |
| 3.                                                                                                                                                                 | - | 閱讀 > 63 分鐘 | 76% | : |
| 4.                                                                                                                                                                 | - | 閱讀 > 35 分鐘 | 76% | ÷ |
| 5.                                                                                                                                                                 | - | 閱讀 > 27 分鐘 | 74% | : |
| 6.                                                                                                                                                                 | - | 閱讀 > 45 分鐘 | 68% | : |
| 7. ■ CT Verilog Series 06 - Verilog Overview Part 4 - Combinational Blocks                                                                                         | - | 閱讀 > 30 分鐘 | 71% | : |
| 8.                                                                                                                                                                 | - | 閱讀 > 31 分鐘 | 66% | ÷ |
| 9. ■ CT Verilog Series 08 - Finite-State Machines                                                                                                                  | - | 閱讀 > 30 分鐘 | 77% | : |

#### Reference Materials

#### Deep learning

- Ian Goodfellow and Yoshua Bengio and Aaron Courville, *Deep Learning*, MIT Press, 2016: <a href="https://www.deeplearningbook.org">https://www.deeplearningbook.org</a>
- Dive into Deep Learning: https://d2l.ai/
- PyTorch tutorial: https://pytorch.org/tutorials/
- DNN hardware
  - Vivienne Sze, Yu-Hsin Chen, Tien-Ju Yang, Joel S. Emer,
     Efficient Processing of Deep Neural Networks Synthesis Lectures
     on Computer Architecture, Morgan & Claypool Publishers, 2020.
  - Eyeriss tutorial: http://eyeriss.mit.edu
- Verilog
  - HDLBits Verilog Practice: https://hdlbits.01xz.net/wiki/Main\_Page
  - Dr. D J Greaves' (Cambridge University) guide to Verilog: http://www.cl.cam.ac.uk/%7Edjg11/teaching/learners.pdf

## Important Dates (subject to change)

17 class weeks

#### No class:

- April 4: Children's Day
- ◆ April 18, 20: VLSI-DAT

Lec00 CS5120 CT 2024 17

## Requirements

- There will be homework assignments, paper reading, exercises, and a project
- Studying together with discussion is highly encouraged
- Raising discussions whenever you encounter any problem
- However, work must be done by your own
- Feedback is always more than welcome
- It is a graduate-school-level course to learn the knowledge for your future research studies

## Evaluation (subject to change)

- 0% Honor code agreement (essential to get course credits)
- 0% Exercises
  - A Verilog warmup practice (no need to hand in)
- 60% Homework assignments
  - Problem assignments with reports (may require face-to-face demo/QA for grading)
  - Class participation
- 40% Final project

## X Marks and Three-Strikes (Strikeout) Rule

- One X mark will be recorded for the following condition
  - Missing a homework/lab assignment
  - Cheating/plagiarism in any part with this course: homework/lab assignment, roll call, quiz, exam, or project
  - Missing an exam
  - Missing a project presentation or report
- If you get 3 Xs, you will get an X for the final grade
- If you have any X record, no extra bonus (if any) will be given at the final grade

## Rules of Grading

- No overdue allowed. No absent from exams and demos. The rule is strictly applied. Lab/作業/期末專題不能遲交;考試、Demo 不能缺席
- Do your own homework, but discussing with classmates or TA is highly encouraging.
   鼓勵同學提問討論,但自己的作業自己寫
- No grade will be given when failing to meet homework requirement.
   不符合規定的作業不予計分 (繳交格式、檔名不符、未依規定Demo等等)
- Any **academic misconduct** (dishonesty, cheating, or plagiarism) is unacceptable. 不容許任何**學術不當行為**(不誠實、作弊、抄襲、協助或默許上述行為等等)
  - ◆ You will get NEGATIVE 100% points for academic misconduct 若有不當行為,該次成績負100分
  - ◆ Apply to any turn-in materials (e.g., homework/lab assignment, reading review, quiz, exam, project, proposal, roll call, etc.) 適用任何課堂繳交或評分的項目
  - ◆ Any misconduct in an exam or project will definitely fail the course, and be reported to the University Office 涉及考試、專題或情節嚴重者學期成績會不及格,並且送交學校調查懲處
  - ◆ Never show/share your code to others privately or publicly (e.g., on the forum or public repositories, e.g., GitHub) 禁止分享、公開原始碼
  - ◆ We will apply plagiarism checker. Source codes with high similarity will be identified as plagiarism 經軟體及人工比對,高相似度的原始碼若無法合理解釋,會被視為抄襲
- No right to claim bonus if any violation of above conditions.
   違反上述規定,不予考慮期末調分或加分

## CT Course Honor Code (1/2)

- To maintain the integrity of our courses, and protect the value of course credits, all students should comply with our honor code and copyright:
  - Any academic misconduct (dishonesty, cheating, or plagiarism) is unacceptable.
  - You must submit your own original work for any turn-in materials (i.e., homework assignments, reading reviews, quizzes, exams, labs, projects, proposals, roll call, etc.) in the course.
    - Any work you submit authored by another individual or (AI) tool is considered plagiarism.
  - You must not share your solutions to any turn-in materials with anyone other than the instructor and teaching assistants.
    - This includes posting solutions publicly on the course forum, Github, or any other code repository.
    - The instructor and teaching assistants will take action if you are found doing this.
  - You must not re-distribute slides, videos, or lecture materials.
  - You must report suspected violations.

Ref: DeepLearning.Al Honor Code

## CT Course Honor Code (2/2)

- What is academic misconduct (dishonesty, cheating, or plagiarism)?
  - Academic misconduct is when you take someone else's work or ideas and pass them off as your own without giving credit to the original owner.
  - Several specific examples are listed as follows:
    - Turn in someone else's work as if it were your own.
    - Read others' code and then reproduce it.
    - Ask others to do the (partial or entire) assignment or project for you.
    - Also, if you knowingly aid in academic misconduct, you are guilty.
  - We will definitely take action against any academic misconduct.

Ref: DeepLearning.Al Honor Code

## Honor Code Agreement



#### Due on 2024/2/27 23:59

https://forms.gle/eexqLrZfZGRAWdFJ6





## So, that's it!



- » Enjoy VLSI designing!
- » Questions or Comments?